

Signature:

Department of Electrical, Computer, & Biomedical Engineering Faculty of Engineering & Architectural Science

**ELE 202** 

# **Electric Circuit Analysis**

LAB COVER PAGE for Part I submission.

Lab #: 2 Lab Title: Basic concepts, Relationships and Laws of Electrical Circuits.

Last Name: Malik

First Name: Hamza

Student #: 501112545

Section #: 22
Submission date and time: Feb 3, 2022, 2pm

Due date and time: Feb 3, 2022, 2pm

#### **Document submission for Part I:**

- A completed and signed "COVER PAGE Part I" has to be included with your submission. The report
  will not be graded if the signed cover page is not included.
- Your completed handwritten pages of Section 4.0 should be scanned (via a scanner or phone images), together with the required MultiSIM images. Note: MultiSIM results must be generated using the Department's licensed version of MultiSIM, and the captured screenshots should show your name (at the center-top) and the timestamp (at the bottom-right corner of your screen).
- Collate and create a pdf or docx file of the above, and upload it via D2L any time prior to the start of
  your scheduled lab. Upload instructions are provided on D2L.

Zero marks will be assigned for the entire lab if this Part I is not submitted prior to your scheduled lab.

\*By signing above, you attest that you have contributed to this submission and confirm that all work you have contributed to this submission is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: www.ryerson.ca/senate/current/pol60.pdf.



# 3.0 REQUIRED LAB EQUIPMENT & PARTS

- Digital Multimeter (DMM) and Power Supply
- ELE202 Lab Kit:- various components, breadboard, wires and jumpers.

#### 4.0 PRE-LAB: ASSIGNMENT

## (a) I-V Characteristics of Ohmic Resistor using a simple D.C. Circuit

(i) Assume varying values of the DC source-voltage, E applied as shown in Figure 2.0a. For each source-voltage value, use Ohm's Law to determine the corresponding value of the current,  $I_R$  when the resistance, R is 2.2 k $\Omega$  and when it is 3.3 k $\Omega$ . Record your theoretical results in Table 2.0. Use the space below to show your work.

$$DI = \frac{3V}{R} = \frac{3V}{2.2 \text{ k/2}} = 0.0013636 \text{ A} = 1.364 \text{ m} \text{ A}$$

$$DI = \frac{V}{R} = \frac{6V}{2.2 \text{ k/2}} = 0.002727 \text{ A} = 2.727 \text{ m} \text{ A}$$

$$DI = \frac{V}{R} = \frac{9V}{2.2 \text{ k/2}} = 0.0040909 \text{ A} = 4.091 \text{ m} \text{ A}$$

$$DI = \frac{V}{R} = \frac{12V}{2.2 \text{ k/2}} = 0.0054545 \text{ A} = 5.455 \text{ m} \text{ A}$$

$$DI = \frac{V}{R} = \frac{12V}{2.2 \text{ k/2}} = 0.006818 \text{ A} = 6.818 \text{ m} \text{ A}$$

$$DI = \frac{V}{R} = \frac{15V}{2.2 \text{ k/2}} = 0.006818 \text{ A} = 6.818 \text{ m} \text{ A}$$

$$DI = \frac{V}{R} = \frac{15V}{2.2 \text{ k/2}} = 0.006818 \text{ A} = 6.818 \text{ m} \text{ A}$$

(ii) Change the resistor to  $\mathbf{R} = 3.3 \mathrm{k}\Omega$ , and repeat step (i).

Pre-Lab workspace

$$DI = \frac{V}{R} = \frac{3V}{3.3 \text{ k/l}} = 0.0009090 \text{ A} = 0.909 \text{ mA}$$

$$DI = \frac{V}{R} = \frac{6V}{3.3 \text{ k/l}} = 0.001818 \text{ A} = 1.818 \text{ mA}$$

$$3I = \frac{V}{R} = \frac{9V}{3.3 \text{ k/l}} = 0.002727 \text{ A} = 0.727 \text{ mA}$$

$$DI = \frac{V}{R} = \frac{10}{3.3 \text{ k/l}} = 0.003636 \text{ A} = 3.636 \text{ mA}$$

$$DI = \frac{V}{R} = \frac{10}{3.3 \text{ k/l}} = 0.004545 = 4.545 \text{ mA}$$

$$DI = \frac{V}{R} = \frac{15}{3.3 \text{ k/l}} = 0.004545 = 4.545 \text{ mA}$$

$$DI = \frac{V}{R} = \frac{15}{3.3 \text{ k/l}} = 0.004545 = 4.545 \text{ mA}$$

$$DI = \frac{V}{R} = \frac{15}{3.3 \text{ k/l}} = 0.004545 = 4.545 \text{ mA}$$





|        | $V_R =>$                 | 3V            | 6V            | 9V            | 12V           | 15V              |
|--------|--------------------------|---------------|---------------|---------------|---------------|------------------|
| R      |                          | Theory result | Theory result | Theory result | Theory result | Theory<br>Result |
| 2.2 kΩ | $I_R \Rightarrow$ $(mA)$ | 1.364mA       | a.7a7mA       | 4.091mA       | 5.465mA       | 6.818mA          |
| 3.3 kΩ | $I_R => $ $(mA)$         | 0.909mA       | 1.818mH       | 2.727~#       | 3.636mA       | 4.545mh          |

Table 2.0: Theoretical results of the Simple DC Circuit in Figure 2.0

[5 marks]

### (b) Series Resistors Circuit - KVL

(i) For the circuit of Figure 2.1a, assume the source-voltage, E=15V,  $R_1=3.3~k\Omega$ ,  $R_2=2.2~k\Omega$  and  $R_3=1.0~k\Omega$ . Determine the expected current, I and the voltages across resistors  $R_1~(=V_{ab})$ ,  $R_2~(=V_{bc})$  and  $R_3~(=V_{cd})$  for the respective values of resistors shown. Record your theoretical results in Table 2.1. Determine the sum  $\Sigma V=(V_{ab}+V_{bc}+V_{cd})$  to verify the KVL law.



(ii) <u>Design Problem:</u> Referring to the circuit of Figure 2.1a, a designer wishes to create three *equal* potential differences (i.e.  $V_{ab} = V_{bc} = V_{cd}$ ) of 5V each from a source-voltage, E = 15V. The **maximum** source-current, I available from the E battery-source is 5mA, and so the designer must ensure the current value stays within this requirement, and **not exceed**. Using KVL concept, analyse and determine a set of values for I,  $R_1$ ,  $R_2$  and  $R_3$  the designer can use to meet the above design specifications. Record the results of your design analysis in Table 2.2.



= 1+1+1 = 3 Kv2



Figure 2.1a: KVL Series Circuit



Figure 2.1b: KVL Series Circuit showing Voltmeter & Ammeter connections

#### Department of Electrical, Computer, & Biomedical Engineering Faculty of Engineering & Architectural Science

ELE 202 Laboratory #2

| $V_{\mathbf{E}}$ | I (mA)        | Vab (Volts)   | Vbc (Volts)   | Ved (Volts)   | $\sum V = (V_{ab} + V_{bc} + V_{cd})$ |
|------------------|---------------|---------------|---------------|---------------|---------------------------------------|
|                  | Theory result                         |
| 15V              | 2.308mA       | 7.615V        | 5.077v        | 2.308v        | 150                                   |

Table 2.1: Theoretical results of the Series Circuit in Figure 2.1a [2.5 marks]

| Design values    | Design values $\Rightarrow$ $R_1 = 100$ ? $R_2 = 100$ ? $R_3 = 100$ ? |               |                         |               |  |
|------------------|-----------------------------------------------------------------------|---------------|-------------------------|---------------|--|
| $V_{\mathbf{E}}$ | I (mA)                                                                | Vab (Volts)   | V <sub>bc</sub> (Volts) | Ved (Volts)   |  |
|                  | Theory result                                                         | Theory result | Theory result           | Theory result |  |
| 15V              | 5mA                                                                   | Sv            | 5V                      | 57            |  |

Table 2.2: Theoretical results of the *re-designed* Series Circuit in Figure 2.1a [2.5 marks]



#### (c) Parallel Resistors Circuit - KCL

(i) For the circuit of Figure 2.2a, assume the source-voltage, E=15V,  $R_1=3.3$  k $\Omega$ ,  $R_2=2.2$  k $\Omega$  and  $R_3=1.0$  k $\Omega$ . Determine the expected currents I, I<sub>1</sub>, I<sub>2</sub> and I<sub>3</sub> as shown in Figure 2.2a. Record your theoretical results in Table 2.3. Determine the sum  $\Sigma I=(I_1+I_2+I_3)$  to verify the KCL law.



| VE | Theory result | Theory<br>result | Theory result | Theory result | Theory result |
|----|---------------|------------------|---------------|---------------|---------------|
|    | 26.364mA      | 4.545mA          |               | ISMA          | 26.363        |

Table 2.3: Theoretical results of the Parallel Circuit in Figure 2.2a [6 marks]